## SVKM's NMIMS MUKESH PATEL SCHOOL OF TECHNOLOGY MANAGEMEN SCHOOL OF TECHNOLOGY MANAGEMENT & ENGINEERING

Programme: MBA Tech (Computer)

Year: II

Semester: III

Academic Year: 2018-2019

Subject: Computer Organizațion & Architecture

Date: 22 November 2018

Marks: 70

Time: 2.00 pm to 5.00 pm

Durations: 3 (hrs) 

Final Examination (2018-19)/ Re Exam (2017-18)

Instructions: Candidates should read carefully the instructions printed on the question paper and on the cover of the Answer Book, which is provided for their use.

- 1) Question No. 1 is compulsory.
- 2) Out of remaining questions, attempt any 4 questions.
- 3) In all <u>5</u> questions to be attempted.
- 4) All questions carry equal marks.
- 5) Answer to each new question to be started on a fresh page.
- 6) Figures in brackets on the right hand side indicate full marks.
- 7) Assume suitable data if necessary.

## Q.1. Attempt All

- List and briefly define the main structural components of a computer. (3) A) Compare RISC with CISC (3)B) Give an example and Explain Base Index Addressing (3)
- C) What do you mean by instruction cycle, machine cycle and T states? (3)
- What is a multiprocessor System? (2)E)
- With a neat diagram explain the expanded structure of IAS Computer Q.2. A) (7)
  - Draw and Explain flow chart for Floating point Division (7)B)
- A computer has 16MB main memory and 64 KB cache. The block size is 16 bytes. (7)Q.3. A)
  - 1. How many cache lines does the computer have?
  - 2. How many blocks does the main memory have?
  - 3. Give the starting address of memory blocks which are directly mapped to cache
  - 4. Explain how a given address is retrieved from the memory system.
  - Explain the memory hierarchy pyramid, showing both primary and secondary memories (7) B) in the diagram and also explain the relationship of cost, speed amid capacity.

| Q.4 | A)       | What is Cache Hit and Cache Miss in cache memory organization?<br>A two level memory (M1, M2) has the access times $t_{A1}$ =10 <sup>-8</sup> sec. and $t_{A2}$ = 10 <sup>-3</sup> . What must the hit ratio H be in order for the access efficiency to be at least 65% of its maximum possible value?                                       | (7)        |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|     | B)       | Explain the working of control unit with the help of block diagram.                                                                                                                                                                                                                                                                          | (7)        |
| Q.5 | A)       | What is the difference between DRAM and SRAM in terms of application?                                                                                                                                                                                                                                                                        | (7)        |
|     | В)       | Explain how Booth's algorithm is work for signed multiplication operation with flow chart.  Multiply given signed 2's compliment numbers using bit-pair recoding  A= 110101 Multiplicand (-11)  B= 011011 Multiplier (+27)                                                                                                                   | (7)        |
| Q.6 | A)<br>B) | Write the comparison between Seven Levels of RAID.  Explain the design aspect in implementation of the pipeline.                                                                                                                                                                                                                             | (7)<br>(7) |
| Q.7 | A)       | A processor executes 50,000 000 cycles in one second. A printer device is sent 8 bytes in programmed I/O mode. The printer can print 500 characters per second and does not have a print-buffer.  (a) How much time will be taken to acknowledge the character status?  (b) How many processor cycles are used in transferring just 8 bytes? | (2)        |
|     | B)       | Write the difference between Program Driven IO and Interrupt Driven IO, Discuss the advantage of Interrupt Driven IO over Program Driven IO.                                                                                                                                                                                                 | (5)        |
|     | (C)      | Explain Flynn's Classification with respect to computer architecture.                                                                                                                                                                                                                                                                        | (7)        |